![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 1771](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_10955781771.webp)
USB Registers
1771
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Universal Serial Bus (USB) Controller
27.5.57 USBCTO Register (Offset = 0x344) [reset = 0x0]
USB Chirp Time-out (USBCTO)
OTG A / Host
OTG B / Device
This register sets the chirp time-out. This number, when multiplied by four, represents the number of
SYSCLK cycles before the time-out occurs. That is, if SYSCLK is 30MHz, this number represents the
number of 133 ns time intervals before the time-out occurs. If SYSCLK is 60MHz, this number represents
the number of 67ns time intervals before the time-out occurs. Although this bit is written by the host in the
CLK domain, the counter that utilizes this value is in the SYSCLK domain. No time domain crossing is
provided as the value in this register is a static.
USBCTO is shown in
and described in
Return to
Figure 27-68. USBCTO Register
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
CCTV
R/W-0x0
Table 27-75. USBCTO Register Field Descriptions
Bit
Field
Type
Reset
Description
15-0
CCTV
R/W
0x0
Configurable Chirp Time-out Value.
This field, when multiplied by four, represents the number of XCLK
cycles before a time-out occurs.