USB Registers
1787
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Universal Serial Bus (USB) Controller
27.5.70 USBDRIM Register (Offset = 0x414) [reset = 0x0]
USB Device RESUME Interrupt Mask (USBDRIM)
OTG A / Host
OTG B / Device
The USBDRIM 32-bit register is the masked interrupt status register. On a read, this register gives the
current value of the mask on the corresponding interrupt. Setting a bit sets the mask, preventing the
interrupt from being signaled to the interrupt controller. Clearing a bit clears the corresponding mask,
enabling the interrupt to be sent to the interrupt controller.
USBDRIM is shown in
and described in
.
Return to
Figure 27-83. USBDRIM Register
31
30
29
28
27
26
25
24
RESERVED
R-0x0
23
22
21
20
19
18
17
16
RESERVED
R-0x0
15
14
13
12
11
10
9
8
RESERVED
R-0x0
7
6
5
4
3
2
1
0
RESERVED
RESUME
R-0x0
R/W-0x0
Table 27-90. USBDRIM Register Field Descriptions
Bit
Field
Type
Reset
Description
31-1
RESERVED
R
0x0
0
RESUME
R/W
0x0
RESUME Interrupt Mask.
0x0 = A detected RESUME does not affect the interrupt status.
0x1 = The raw interrupt signal from a detected RESUME is sent to
the interrupt controller. This bit should only be set when a SUSPEND
has been detected (the SUSPEND bit in the USBIS register is set).