
ADC Registers
727
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Analog-to-Digital Converter (ADC)
10.5.4 ADCISC Register (Offset = 0xC) [reset = 0x0]
ADC Interrupt Status and Clear (ADCISC)
This register provides the mechanism for clearing sample sequencer interrupt conditions and shows the
status of interrupts generated by the sample sequencers and the digital comparators which have been
sent to the interrupt controller. When read, each bit field is the logical AND of the respective INR and
MASK bits. Sample sequencer interrupts are cleared by writing a 1 to the corresponding bit position.
Digital comparator interrupts are cleared by writing a 1 to the appropriate bits in the ADCDCISC register. If
software is polling the ADCRIS instead of generating interrupts, the sample sequence INRn bits are still
cleared via the ADCISC register, even if the INn bit is not set.
ADCISC is shown in
and described in
Return to
Figure 10-18. ADCISC Register
31
30
29
28
27
26
25
24
RESERVED
R-0x0
23
22
21
20
19
18
17
16
RESERVED
DCINSS3
DCINSS2
DCINSS1
DCINSS0
R-0x0
R-0x0
R-0x0
R-0x0
R-0x0
15
14
13
12
11
10
9
8
RESERVED
DMAIN3
DMAIN2
DMAIN1
DMAIN0
R-0x0
R/W1C-0x0
R/W1C-0x0
R/W1C-0x0
R/W1C-0x0
7
6
5
4
3
2
1
0
RESERVED
IN3
IN2
IN1
IN0
R-0x0
R/W1C-0x0
R/W1C-0x0
R/W1C-0x0
R/W1C-0x0
Table 10-11. ADCISC Register Field Descriptions
Bit
Field
Type
Reset
Description
31-20
RESERVED
R
0x0
19
DCINSS3
R
0x0
Digital Comparator Interrupt Status on SS3.
This bit is cleared by writing a 1 to it.
Clearing this bit also clears the INRDC bit in the ADCRIS register.
0x0 = No interrupt has occurred or the interrupt is masked.
0x1 = Both the INRDC bit in the ADCRIS register and the DCONSS3
bit in the ADCIM register are set, providing a level-based interrupt to
the interrupt controller.
18
DCINSS2
R
0x0
Digital Comparator Interrupt Status on SS2.
This bit is cleared by writing a 1 to it.
Clearing this bit also clears the INRDC bit in the ADCRIS register.
0x0 = No interrupt has occurred or the interrupt is masked.
0x1 = Both the INRDC bit in the ADCRIS register and the DCONSS2
bit in the ADCIM register are set, providing a level-based interrupt to
the interrupt controller.
17
DCINSS1
R
0x0
Digital Comparator Interrupt Status on SS1.
This bit is cleared by writing a 1 to it.
Clearing this bit also clears the INRDC bit in the ADCRIS register.
0x0 = No interrupt has occurred or the interrupt is masked.
0x1 = Both the INRDC bit in the ADCRIS register and the DCONSS1
bit in the ADCIM register are set, providing a level-based interrupt to
the interrupt controller.