PWM Registers
1462
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Pulse Width Modulator (PWM)
21.5.9 PWMSTATUS Register (Offset = 0x20) [reset = 0x0]
PWM Status (PWMSTATUS)
This register provides the unlatched status of the PWM generator fault condition.
PWMSTATUS is shown in
and described in
Return to
Figure 21-15. PWMSTATUS Register
31
30
29
28
27
26
25
24
RESERVED
R-0x0
23
22
21
20
19
18
17
16
RESERVED
R-0x0
15
14
13
12
11
10
9
8
RESERVED
R-0x0
7
6
5
4
3
2
1
0
RESERVED
FAULT3
FAULT2
FAULT1
FAULT0
R-0x0
R-0x0
R-0x0
R-0x0
R-0x0
Table 21-11. PWMSTATUS Register Field Descriptions
Bit
Field
Type
Reset
Description
31-4
RESERVED
R
0x0
3
FAULT3
R
0x0
Generator 3 Fault Status.
0x0 = The fault condition for PWM generator 3 is not asserted.
0x1 = The fault condition for PWM generator 3 is asserted.If the
FLTSRC bit in the PWM3CTL register is clear, the input is the
source of the fault condition, and is therefore asserted.
2
FAULT2
R
0x0
Generator 2 Fault Status.
0x0 = The fault condition for PWM generator 2 is not asserted.
0x1 = The fault condition for PWM generator 2 is asserted.If the
FLTSRC bit in the PWM2CTL register is clear, the input is the
source of the fault condition, and is therefore asserted.
1
FAULT1
R
0x0
Generator 1 Fault Status.
0x0 = The fault condition for PWM generator 1 is not asserted.
0x1 = The fault condition for PWM generator 1 is asserted.If the
FLTSRC bit in the PWM1CTL register is clear, the input is the
source of the fault condition, and is therefore asserted.
0
FAULT0
R
0x0
Generator 0 Fault Status.
0x0 = The fault condition for PWM generator 0 is not asserted.
0x1 = The fault condition for PWM generator 0 is asserted.If the
FLTSRC bit in the PWM0CTL register is clear, the input is the
source of the fault condition, and is therefore asserted.