![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 342](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_1095578342.webp)
System Control Registers
342
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
System Control
4.2.101 RCGCEEPROM Register (Offset = 0x658) [reset = 0x0]
EEPROM Run Mode Clock Gating Control (RCGCEEPROM)
The RCGCEEPROM register lets software enable and disable the EEPROM module in run mode. When
enabled, the module is provided a clock, and accesses to module registers are allowed. When disabled,
the clock is disabled to save power, and accesses to module registers generate a bus fault.
RCGCEEPROM is shown in
and described in
.
Return to
Figure 4-107. RCGCEEPROM Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RESERVED
R-0x0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RESERVED
R0
R-0x0
R/W-
0x0
Table 4-114. RCGCEEPROM Register Field Descriptions
Bit
Field
Type
Reset
Description
31-1
RESERVED
R
0x0
0
R0
R/W
0x0
EEPROM Module 0 Run Mode Clock Gating Control
0x0 = EEPROM module is disabled.
0x1 = Enable and provide a clock to the EEPROM module in run
mode.