![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 1379](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_10955781379.webp)
LCDCP (Pixel Clock derived
from System Clock)
LCDLP (HSYNC/Line Clock)
LCDFP (VSYNC/Frame Clock)
DISPLAY
LCD Controller
System
Clock
LIDD Controller
Palette
RAM
Gray-scaler/
serializer
Output FIFO
MU
X
MU
X
Raster
Controller
MU
X
Registers
DMA
DMA Control
Registers
Input FIFO
TFT
STN
DMA
Block
System
Clock
LCD Block
LCDFP
LCDLP
LCDCP
LCDAC
LCDMCLK
LCDDATA [23:0]
CPU read/
write
Functional Description
1379
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
LCD Controller
Figure 20-1. LCD Block Diagram
20.3 Functional Description
The following sections describe the functional capability of the LCD controller.
20.3.1 Clocking
This section details the various clocks and signals.
shows the input and output LCD controller
clocks.
Figure 20-2. Input and Output Clocks
20.3.1.1 Pixel Clock (LCDCP Signal)
The pixel clock (LCDCP) frequency is derived from the system clock, which is the internal reference clock
(MCLK) to the LCD module. The pixel clock is used by the LCD display to clock the pixel data into the line
shift register. The formula used for the pixel clock is: