![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 85](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_1095578085.webp)
Programming Model
85
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Cortex
®
-M4F Processor
1.4.2.1
Cortex-M4F Registers
shows the Cortex-M4F register set.
lists the Core registers. The core registers are
not memory mapped and are accessed by register name, so the base address is n/a (not applicable) and
there is no offset.
Figure 1-3. Cortex-M4F Register Set
Table 1-2. Cortex-M4F Registers
Acronym
Register Name
Section
R_0 to R_12
Cortex General-Purpose Register 0 to Cortex General-Purpose Register 12
SP
Stack Pointer
LR
Link Register
PC
Program Counter
PSR
Program Status Register
PRIMASK
Priority Mask Register
FAULTMASK
Fault Mask Register
BASEPRI
Base Priority Mask Register
CONTROL
Control Register
FPSC
Floating-Point Status Control
NOTE:
The register type shown in the register descriptions refers to type during program execution
in thread mode and handler mode. Debug access can differ.
Complex bit access types are encoded to fit into small table cells.
lists the codes that are used
for access types in this section.