HIB Registers
528
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Hibernation Module
6.5.25 HIBTPLOG1, HIBTPLOG3, HIBTPLOG5, HIBTPLOG7 Registers (Offset = 0x4E4 to
0x4FC) [reset = 0x0]
HIB Tamper Log 1 (HIBTPLOG1), offset 0x4E4
HIB Tamper Log 3 (HIBTPLOG3), offset 0x4EC
HIB Tamper Log 5 (HIBTPLOG5), offset 0x4F4
HIB Tamper Log 7 (HIBTPLOG7), offset 0x4FC
The HIB Tamper Log (HIBTPLOGn) odd registers capture the trigger information during a tamper event.
Up to four tamper logs can be stored. The HIBTPLOG registers are cleared when the TPCLR bit is set to
1 in the HIBTPCTL register. The HIBTPLOG7 register contains to OR of all events after the 3rd event is
logged in HIBTPLOG5. The HIBTPLOG7 register is cleared on a Hibernation module reset.
HIBTPLOG1 is shown in
and described in
Return to
Figure 6-33. HIBTPLOG1 Register
31
30
29
28
27
26
25
24
RESERVED
R-0x0
23
22
21
20
19
18
17
16
RESERVED
XOSC
R-0x0
R-0x0
15
14
13
12
11
10
9
8
RESERVED
R-0x0
7
6
5
4
3
2
1
0
RESERVED
TRIG3
TRIG2
TRIG1
TRIG0
R-0x0
R-0x0
R-0x0
R-0x0
R-0x0
Table 6-28. HIBTPLOG1 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-17
RESERVED
R
0x0
16
XOSC
R
0x0
Status of external 32.
768-kHz oscillator
0x0 = Default
0x1 = 32.768-kHz oscillator has failed
15-4
RESERVED
R
0x0
3
TRIG3
R
0x0
Status of TMPR[3] Trigger
0x0 = Default
0x1 = A tamper event has been detected on TMPR[3]
2
TRIG2
R
0x0
Status of TMPR[2] Trigger
0x0 = Default
0x1 = A tamper event has been detected on TMPR[2]
1
TRIG1
R
0x0
Status of TMPR[1] Trigger
0x0 = Default
0x1 = A tamper event has been detected on TMPR[1]
0
TRIG0
R
0x0
Status of TMPR[0] Trigger
0x0 = Default
0x1 = A tamper event has been detected on TMPR[0]