System Control Registers
240
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
System Control
Table 4-21. RSCLKCFG Register Field Descriptions (continued)
Bit
Field
Type
Reset
Description
27-24
PLLSRC
R/W
0x0
PLL Source.
This field specifies the PLL input clock source.
0x0 = Reserved
0x3 = MOSC is the PLL input clock source
23-20
OSCSRC
R/W
0x0
Oscillator Source.
This field specifies the oscillator source that becomes the oscillator
clock (OSCCLK) source, which is used when the PLL is bypassed
during run or sleep modes.
0x0 = Reserved
0x1 = Reserved
0x2 = LFIOSC is the oscillator source.
0x3 = MOSC is the oscillator source.
0x4 = Hibernation module RTC oscillator (RTCOSC)
19-10
OSYSDIV
R/W
0x0
Oscillator System Clock Divisor.
This field specifies the system clock divisor value for the oscillator
path. This field is used when the USEPLL bit is 0.
f
syclk
= f
oscclk
/ (O 1)
The divisor value is the OSYSDIV field value + 1
9-0
PSYSDIV
R/W
0x0
PLL System Clock Divisor.
This field specifies the system clock divisor value for the PLL. This
field is used when the USEPLL bit is 1.
f
syclk
= f
VCO
/ (P 1)