PWM Registers
1481
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Pulse Width Modulator (PWM)
Table 21-22. PWMnGENA Register Field Descriptions (continued)
Bit
Field
Type
Reset
Description
9-8
ACTCMPBU
R/W
0x0
Action for Comparator B Up. This field specifies the action to be
taken when the counter matches comparator B while counting up.
This action can only occur when the MODE bit in the PWMnCTL
register is set.
0x0 = Do nothing
0x1 = Invert pwmA
0x2 = Drive pwmA low
0x3 = Drive pwmA high
7-6
ACTCMPAD
R/W
0x0
Action for Comparator A Down. This field specifies the action to be
taken when the counter matches comparator A while counting down.
0x0 = Do nothing
0x1 = Invert pwmA
0x2 = Drive pwmA low
0x3 = Drive pwmA high
5-4
ACTCMPAU
R/W
0x0
Action for Comparator A Up. This field specifies the action to be
taken when the counter matches comparator A while counting up.
This action can only occur when the MODE bit in the PWMnCTL
register is set.
0x0 = Do nothing
0x1 = Invert pwmA
0x2 = Drive pwmA low
0x3 = Drive pwmA high
3-2
ACTLOAD
R/W
0x0
Action for Counter= LOAD. This field specifies the action to be taken
when the counter matches the value in the PWMnLOAD register.
0x0 = Do nothing
0x1 = Invert pwmA
0x2 = Drive pwmA low
0x3 = Drive pwmA high
1-0
ACTZERO
R/W
0x0
Action for Counter=0. This field specifies the action to be taken when
the counter is zero.
0x0 = Do nothing
0x1 = Invert pwmA
0x2 = Drive pwmA low
0x3 = Drive pwmA high