System Control Registers
255
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
System Control
4.2.22 SLPPWRCFG Register (Offset = 0x188) [reset = 0x0]
Sleep Power Configuration (SLPPWRCFG)
This register provides configuration information for the power control of the SRAM and flash memory while
in sleep mode.
SLPPWRCFG is shown in
and described in
.
Return to
Figure 4-28. SLPPWRCFG Register
31
30
29
28
27
26
25
24
RESERVED
R-0x0
23
22
21
20
19
18
17
16
RESERVED
R-0x0
15
14
13
12
11
10
9
8
RESERVED
R-0x0
7
6
5
4
3
2
1
0
RESERVED
FLASHPM
RESERVED
SRAMPM
R-0x0
R/W-0x0
R-0x0
R/W-0x0
Table 4-34. SLPPWRCFG Register Field Descriptions
Bit
Field
Type
Reset
Description
31-6
RESERVED
R
0x0
5-4
FLASHPM
R/W
0x0
Flash Power Modes.
0x0 = Active mode. flash memory is not placed in a lower-power
mode. This mode provides the fastest time to sleep and wakeup but
the highest power consumption while the microcontroller is in sleep
mode.
0x1 = Reserved
0x2 = Low-power mode. flash memory is placed in low-power mode.
This mode provides the lowers power consumption but requires
more time to come out of sleep mode.
0x3 = Reserved
3-2
RESERVED
R
0x0
1-0
SRAMPM
R/W
0x0
SRAM Power Modes.
This field controls the low-power modes of the on-chip SRAM,
including the USB SRAM while the microcontroller is in sleep mode.
0x0 = Active mode. SRAM is not placed in a lower-power mode. This
mode provides the fastest time to sleep and wakeup but the highest
power consumption while the microcontroller is in sleep mode.
0x1 = Standby mode. SRAM is placed in standby mode while in
sleep mode.
0x2 = Reserved
0x3 = Low-power mode. SRAM is placed in low-power mode. This
mode provides the slowest time to sleep and wakeup but the lowest
power consumption while in sleep mode.