![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 1428](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_10955781428.webp)
LCD Registers
1428
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
LCD Controller
Table 20-32. LCDMISCLR Register Field Descriptions (continued)
Bit
Field
Type
Reset
Description
3
ACBS
R/W
0x0
AC Bias Count Enabled Interrupt and Clear. For Passive Matrix
Panels Only AC bias transition counter has decremented to zero,
indicating that the LCDAC line has transitioned the number of times
which is specified by the ACBI control bit-field in the
LCDRASTRTIMn register. The counter is reloaded with the value in
ACBI but it is disabled until the user clears ABCS. Writing 1 will set
status. Writing 0 has no effect. Read indicates enabled (masked)
status.
0x0 = Inactive
0x1 = Active
2
SYNCS
R/W
0x0
Frame Synchronization Lost Enabled Interrupt and Clear. Writing 1
will set status. Writing 0 has no effect. Read indicates enabled
(masked) status.
0x0 = Inactive
0x1 = Active
1
RRASTRDONE
R/W
0x0
Raster Mode Frame Done interrupt. Writing 1 will set status. Writing
0 has no effect. Read indicates enabled (masked) status.
0x0 = Inactive
0x1 = Active
0
DONE
R/W
0x0
Raster or LIDD Frame Done (shared, depends on whether Raster or
LIDD mode enabled) Enabled Interrupt and Clear. Writing 1 will set
status. Writing 0 has no effect. Read indicates enabled (masked)
status.
0x0 = Inactive
0x1 = Active