![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 1021](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_10955781021.webp)
EMAC Registers
1021
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Ethernet Controller
15.6.59 EMACDMARIS Register (Offset = 0xC14) [reset = 0x0]
Ethernet MAC DMA Interrupt Status (EMACDMARIS)
The MAC DMA Interrupt Status (EMACDMARIS) register contains all status bits that the DMA reports to
the host. The software driver reads this register during an interrupt service routine or polling. Most of the
fields in this register cause the host to be interrupted. The bits of this register are not cleared when read.
Writing a 1 to any bit in the lower half-word of this register clears the bit and writing a 0 has no effect.
Status bits [16:0] can be masked by enabling the appropriate mask in the MAC DMA Interrupt Mask
Register (EMACDMAIM) register.
EMACDMARIS is shown in
and described in
Return to
Figure 15-74. EMACDMARIS Register
31
30
29
28
27
26
25
24
RESERVED
TT
PMT
MMC
RESERVED
AE
R-0x0
R-0x0
R-0x0
R-0x0
R-0x0
R-0x0
23
22
21
20
19
18
17
16
AE
TS
RS
NIS
R-0x0
R-0x0
R-0x0
R/W1C-0x0
15
14
13
12
11
10
9
8
AIS
ERI
FBI
RESERVED
ETI
RWT
RPS
R/W1C-0x0
R/W1C-0x0
R/W1C-0x0
R-0x0
R/W1C-0x0
R/W1C-0x0
R/W1C-0x0
7
6
5
4
3
2
1
0
RU
RI
UNF
OVF
TJT
TU
TPS
TI
R/W1C-0x0
R/W1C-0x0
R/W1C-0x0
R/W1C-0x0
R/W1C-0x0
R/W1C-0x0
R/W1C-0x0
R/W1C-0x0
Table 15-84. EMACDMARIS Register Field Descriptions
Bit
Field
Type
Reset
Description
31-30
RESERVED
R
0x0
29
TT
R
0x0
Timestamp Trigger Interrupt Status. Software can read the Ethernet
MAC Timestamp Status (EMACTIMSTAT) register for the exact
cause of interrupt and clear its source to reset this bit to 0. When this
bit is 1, the interrupt signal from the MAC subsystem is high.
0x0 = No Timestamp interrupt has occurred.
0x1 = An interrupt event in the Timestamp module has occurred.
28
PMT
R
0x0
MAC PMT Interrupt Status. Software can read the PMT Control and
Status (EMACPMTCTLSTAT) register for the exact cause of the
interrupt and clear its source to reset this bit to 0. When this bit is 1,
the interrupt signal from the MAC subsystem is high.
0x0 = No PMT interrupt has occurred.
0x1 = An interrupt event in the PMT module has occurred.
27
MMC
R
0x0
MAC MMC Interrupt. This bit reflects an interrupt event in the MMC
module. Software must read the corresponding
EMACMMCTXRIS/EMACMMCRXRIS register to determine the
cause of the interrupt and then clear its source to reset this bit to 0.
0x0 = No MMC interrupt has occurred.
0x1 = An interrupt in the MMC module has occurred.
26
RESERVED
R
0x0