![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 13](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_1095578013.webp)
13
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Contents
11.4.8
CANIFnCRQ Register (Offset = 0x20) [reset = 0x1]
.......................................................
11.4.9
CANIFnCMSK Register [reset = 0x0]
........................................................................
11.4.10
CANIFnMSK1 Register [reset = 0xFFFF]
..................................................................
11.4.11
CANIFnMSK2 Register [reset = 0xE0FF]
..................................................................
11.4.12
CANIFnARB1 Register [reset = 0x0]
.......................................................................
11.4.13
CANIFnARB2 Register [reset = 0x0]
.......................................................................
11.4.14
CANIFnMCTL Register [reset = 0x0]
.......................................................................
11.4.15
CANIFnDnn Register [reset = 0x0]
.........................................................................
11.4.16
CANTXRQn Register [reset = 0x0]
.........................................................................
11.4.17
CANNWDAn Register [reset = 0x0]
.........................................................................
11.4.18
CANMSGnINT Register [reset = 0x0]
......................................................................
11.4.19
CANMSGnVAL Register [reset = 0x0]
......................................................................
12
Analog Comparators
........................................................................................................
12.1
Introduction
................................................................................................................
12.2
Block Diagram
.............................................................................................................
12.3
Functional Description
....................................................................................................
12.3.1
Internal Reference Programming
.............................................................................
12.4
Initialization and Configuration
..........................................................................................
12.5
Comparator Registers
....................................................................................................
12.5.1
ACMIS Register (Offset = 0x0) [reset = 0x0]
................................................................
12.5.2
ACRIS Register (Offset = 0x4) [reset = 0x0]
................................................................
12.5.3
ACINTEN Register (Offset = 0x8) [reset = 0x0]
............................................................
12.5.4
ACREFCTL Register (Offset = 0x10) [reset = 0x0]
........................................................
12.5.5
ACSTATn Register [reset = 0x0]
.............................................................................
12.5.6
ACCTLn Register [reset = 0x0]
...............................................................................
12.5.7
ACMPPP Register (Offset = 0xFC0) [reset = 0x70007]
...................................................
13
Cyclical Redundancy Check (CRC)
.....................................................................................
13.1
Introduction
................................................................................................................
13.2
Functional Description
....................................................................................................
13.2.1
CRC Support
....................................................................................................
13.3
Initialization and Configuration
..........................................................................................
13.3.1
CRC Initialization and Configuration
.........................................................................
13.4
CRC Registers
............................................................................................................
13.4.1
CRCCTRL Register (Offset = 400h) [reset = 0h]
...........................................................
13.4.2
CRCSEED Register (Offset = 410h) [reset = 0h]
...........................................................
13.4.3
CRCDIN Register (Offset = 414h) [reset = 0h]
.............................................................
13.4.4
CRCRSLTPP Register (Offset = 418h) [reset = 0h]
........................................................
14
Data Encryption Standard Accelerator (DES)
.......................................................................
14.1
Introduction
................................................................................................................
14.2
DES Functional Description
.............................................................................................
14.3
DES Block Diagram
......................................................................................................
14.3.1
µDMA Control
...................................................................................................
14.3.2
Interrupt Control
.................................................................................................
14.3.3
Register Interface
...............................................................................................
14.3.4
DES Engine
.....................................................................................................
14.4
Software Reset
............................................................................................................
14.5
DES Supported Modes of Operation
...................................................................................
14.5.1
ECB Feedback Mode
..........................................................................................
14.6
DES Module Programming Guide – Low Level Programming Models
............................................
14.6.1
Surrounding Modules Global Initialization
...................................................................
14.6.2
Operational Modes Configuration
............................................................................
14.6.3
DES Events Servicing
..........................................................................................
14.7
DES Registers
.............................................................................................................