LCD Registers
1415
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
LCD Controller
Table 20-22. LCDRASTRTIM2 Register Field Descriptions (continued)
Bit
Field
Type
Reset
Description
22
INVPXLCLK
R/W
0x0
Invert pixel clock.
For active matrix output (LCDTFT = 1), the output pixel clock is a
free running clock in that it transitions in horizontal blanking
(including horizontal front porch, horizontal back porch) areas and all
vertical blanking times.
For Passive Matrix output (LCDTFT = 0), the output pixel clock on
occurs when an output data value is written. It is in a return-to-zero
state when INVPXLCLK = 0 and a return-to-one state when
INVPXLCLK = 1.
0x0 = Data is driven on the LCD data lines on the rising edge of
LCDCP.
0x1 = Data is driven on the LCD data lines in the falling edge of
LCDCP.
21
IHS
R/W
0x0
Invert hysync.
Active and passive mode: horizontal sync pulse/line clock active
between lines, after the end of line wait period.
0x0 = LCDLP pin is active high and inactive low
0x1 = LCDLP pin is active low and inactive high
20
IVS
R/W
0x0
Invert vsync.
Active mode: vertical sync pulse active between frames, after end of
frame wait period.
Passive mode: frame clock active during first line of each frame.
0x0 = LCDFP pin is active high and inactive low
0x1 = LCDFP pin is active low and inactive high
19-16
ACBI
R/W
0x0
AC bias pins transitions per interrupt.
Value (from 0x0 to 0xF) used to specify the number of AC Bias pin
transitions to count before setting the line count status (ACBS) bit,
signaling an interrupt request. Counter frozen when ACBS is set,
and is restarted when ACBS is cleared by software. This function is
disabled when ACBI = 0x0000.
15-8
ACBF
R/W
0x0
AC bias pin frequency.
Value (from 0x0 to 0xFF) used to specify the number of line clocks to
count before transitioning the AC Bias pin. This pin is used to
periodically invert the polarity of the power supply to prevent DC
charge build-up within the display. ACBF = Number of line
clocks/toggle of the LCDAC pin.
7-6
RESERVED
R
0x0
5-4
MSBHBP
R/W
0x0
Bits 9:8 of the horizontal back porch field.
3-2
RESERVED
R
0x0
1-0
MSBHFP
R/W
0x0
Bits 9:8 of the horizontal front porch field.