SHA/MD5 µDMA Registers
1615
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
SHA/MD5 Accelerator
25.3 SHA/MD5 µDMA Registers
lists the memory-mapped registers for the SHA/MD5 µDMA. All register offset addresses not
listed in
should be considered as reserved locations and the register contents should not be
modified. The SHA
μ
DMA offsets are relative to the base address 0x44030000.
Table 25-25. SHA_MD5_UDMA Registers
Offset
Acronym
Register Name
Section
0x10
SHA_DMAIM
SHA DMA Interrupt Mask
0x14
SHA_DMARIS
SHA DMA Raw Interrupt Status
0x18
SHA_DMAMIS
SHA DMA Masked Interrupt Status
0x1C
SHA_DMAIC
SHA DMA Interrupt Clear
Complex bit access types are encoded to fit into small table cells.
shows the codes that are
used for access types in this section.
Table 25-26. SHA/MD5 µDMA Access Type Codes
Access Type
Code
Description
Read Type
R
R
Read
Write Type
W
W
Write
W1C
1C
W
1 to clear
Write
Reset or Default Value
-
n
Value after reset or the default
value