System Control Registers
450
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
System Control
4.2.176 PRSSI Register (Offset = 0xA1C) [reset = 0x0]
Synchronous Serial Interface Peripheral Ready (PRSSI)
The PRSSI register indicates whether the SSI modules are ready to be accessed by software following a
change in status of power, run mode clocking, or reset. A power change is initiated if the corresponding
PCSSI bit is changed from 0 to 1. A run mode clocking change is initiated if the corresponding RCGCSSI
bit is changed. A reset change is initiated if the corresponding SRSSI bit is changed from 0 to 1.
The PRSSI bit is cleared on any of the preceding events and is not set again until the module is
completely powered, enabled, and internally reset.
PRSSI is shown in
and described in
.
Return to
Figure 4-182. PRSSI Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RESERVED
R-0x0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RESERVED
R3
R2
R1
R0
R-0x0
R-0x0
R-0x0
R-0x0
R-0x0
Table 4-210. PRSSI Register Field Descriptions
Bit
Field
Type
Reset
Description
31-4
RESERVED
R
0x0
3
R3
R
0x0
SSI Module 3 Peripheral Ready
0x0 = SSI module 3 is not ready for access. It is unclocked,
unpowered, or in the process of completing a reset sequence.
0x1 = SSI module 3 is ready for access.
2
R2
R
0x0
SSI Module 2 Peripheral Ready
0x0 = SSI module 2 is not ready for access. It is unclocked,
unpowered, or in the process of completing a reset sequence.
0x1 = SSI module 2 is ready for access.
1
R1
R
0x0
SSI Module 1 Peripheral Ready
0x0 = SSI module 1 is not ready for access. It is unclocked,
unpowered, or in the process of completing a reset sequence.
0x1 = SSI module 1 is ready for access.
0
R0
R
0x0
SSI Module 0 Peripheral Ready
0x0 = SSI module 0 is not ready for access. It is unclocked,
unpowered, or in the process of completing a reset sequence.
0x1 = SSI module 0 is ready for access.