![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 1032](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_10955781032.webp)
EMAC Registers
1032
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Ethernet Controller
15.6.63 EMACRXINTWDT Register (Offset = 0xC24) [reset = 0x0]
Ethernet MAC Receive Interrupt Watchdog Timer (EMACRXINTWDT)
This register, when written with non-zero value, enables the watchdog timer for the Receive Interrupt, RI
(Bit 6), of the EMACDMARIS register at EMAC offset 0xC14.
EMACRXINTWDT is shown in
and described in
Return to
Figure 15-78. EMACRXINTWDT Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
RIWT
R-0x0
R/W-0x0
Table 15-88. EMACRXINTWDT Register Field Descriptions
Bit
Field
Type
Reset
Description
31-8
RESERVED
R
0x0
7-0
RIWT
R/W
0x0
Receive Interrupt Watchdog Timer Count.
This field indicates the period in which the receive counter expires.
The value in this field is programmed by 256 to calculate the number
of system clock periods the timer must count.
Watchdog Timer Period = (RIWT * 256) system clocks.
When the watchdog timer runs out, the RI bit is set and the timer is
stopped.
If the RDES[31] bit is clear, the watchdog timer is reset.