PWM Registers
1496
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Pulse Width Modulator (PWM)
Table 21-32. PWMnFLTSTAT1 Register Field Descriptions (continued)
Bit
Field
Type
Reset
Description
6
DCMP6
0x0
Digital Comparator 6 Trigger.
If the PWMnCTL register LATCH bit is clear, this bit represents the
current state of the Digital Comparator 6 trigger input.
If the PWMnCTL register LATCH bit is set, this bit represents a
sticky version of the trigger.
- If DCMP6 is set, the trigger transitioned to the active state
previously.
- If DCMP6 is clear, the trigger has not transitioned to the active
state since the last time it was cleared.
- The DCMP6 bit is cleared by writing it with the value 1.
5
DCMP5
0x0
Digital Comparator 5 Trigger.
If the PWMnCTL register LATCH bit is clear, this bit represents the
current state of the Digital Comparator 5 trigger input.
If the PWMnCTL register LATCH bit is set, this bit represents a
sticky version of the trigger.
- If DCMP5 is set, the trigger transitioned to the active state
previously.
- If DCMP5 is clear, the trigger has not transitioned to the active
state since the last time it was cleared.
- The DCMP5 bit is cleared by writing it with the value 1.
4
DCMP4
0x0
Digital Comparator 4 Trigger.
If the PWMnCTL register LATCH bit is clear, this bit represents the
current state of the Digital Comparator 4 trigger input.
If the PWMnCTL register LATCH bit is set, this bit represents a
sticky version of the trigger.
- If DCMP4 is set, the trigger transitioned to the active state
previously.
- If DCMP4 is clear, the trigger has not transitioned to the active
state since the last time it was cleared.
- The DCMP4 bit is cleared by writing it with the value 1.
3
DCMP3
0x0
Digital Comparator 3 Trigger.
If the PWMnCTL register LATCH bit is clear, this bit represents the
current state of the Digital Comparator 3 trigger input.
If the PWMnCTL register LATCH bit is set, this bit represents a
sticky version of the trigger.
- If DCMP3 is set, the trigger transitioned to the active state
previously.
- If DCMP3 is clear, the trigger has not transitioned to the active
state since the last time it was cleared.
- The DCMP3 bit is cleared by writing it with the value 1.
2
DCMP2
0x0
Digital Comparator 2 Trigger.
If the PWMnCTL register LATCH bit is clear, this bit represents the
current state of the Digital Comparator 2 trigger input.
If the PWMnCTL register LATCH bit is set, this bit represents a
sticky version of the trigger.
- If DCMP2 is set, the trigger transitioned to the active state
previously.
- If DCMP2 is clear, the trigger has not transitioned to the active
state since the last time it was cleared.
- The DCMP2 bit is cleared by writing it with the value 1.