24
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Contents
25.2.7
SHA_SYSCONFIG Register (Offset = 0x110) [reset = 0x1]
.............................................
25.2.8
SHA_SYSSTATUS Register (Offset = 0x114) [reset = 0x1]
.............................................
25.2.9
SHA_IRQSTATUS Register (Offset = 0x118) [reset = 0x8]
.............................................
25.2.10
SHA_IRQENABLE Register (Offset = 0x11C) [reset = 0x3]
...........................................
25.3
SHA/MD5 µDMA Registers
............................................................................................
25.3.1
SHA_DMAIM Register (Offset = 0x10) [reset = 0x0]
.....................................................
25.3.2
SHA_DMARIS Register (Offset = 0x14) [reset = 0x0]
....................................................
25.3.3
SHA_DMAMIS Register (Offset = 0x18) [reset = 0x0]
...................................................
25.3.4
SHA_DMAIC Register (Offset = 0x1C) [reset = 0x0]
.....................................................
26
Universal Asynchronous Receiver/Transmitter (UART)
........................................................
26.1
Introduction
...............................................................................................................
26.2
Block Diagram
...........................................................................................................
26.3
Functional Description
..................................................................................................
26.3.1
Transmit and Receive Logic
.................................................................................
26.3.2
Baud-Rate Generation
........................................................................................
26.3.3
Data Transmission
............................................................................................
26.3.4
Serial IR (SIR)
.................................................................................................
26.3.5
ISO 7816 Support
.............................................................................................
26.3.6
Modem Handshake Support
.................................................................................
26.3.7
9-Bit UART Mode
.............................................................................................
26.3.8
FIFO Operation
................................................................................................
26.3.9
Interrupts
.......................................................................................................
26.3.10
Loopback Operation
.........................................................................................
26.3.11
DMA Operation
...............................................................................................
26.4
Initialization and Configuration
.........................................................................................
26.5
UART Registers
.........................................................................................................
26.5.1
UARTDR Register (Offset = 0x0) [reset = 0x0]
...........................................................
26.5.2
UARTRSR/UARTECR Register (Offset = 0x4) [reset = 0x0]
............................................
26.5.3
UARTFR Register (Offset = 0x18) [reset = 0x90]
.........................................................
26.5.4
UARTILPR Register (Offset = 0x20) [reset = 0x0]
........................................................
26.5.5
UARTIBRD Register (Offset = 0x24) [reset = 0x0]
.......................................................
26.5.6
UARTFBRD Register (Offset = 0x28) [reset = 0x0]
......................................................
26.5.7
UARTLCRH Register (Offset = 0x2C) [reset = 0x0]
......................................................
26.5.8
UARTCTL Register (Offset = 0x30) [reset = 0x300]
......................................................
26.5.9
UARTIFLS Register (Offset = 0x34) [reset = 0x12]
.......................................................
26.5.10
UARTIM Register (Offset = 0x38) [reset = 0x0]
.........................................................
26.5.11
UARTRIS Register (Offset = 0x3C) [reset = 0x0]
.......................................................
26.5.12
UARTMIS Register (Offset = 0x40) [reset = 0x0]
........................................................
26.5.13
UARTICR Register (Offset = 0x44) [reset = 0x0]
........................................................
26.5.14
UARTDMACTL Register (Offset = 0x48) [reset = 0x0]
.................................................
26.5.15
UART9BITADDR Register (Offset = 0xA4) [reset = 0x0]
...............................................
26.5.16
UART9BITAMASK Register (Offset = 0xA8) [reset = 0xFF]
...........................................
26.5.17
UARTPP Register (Offset = 0xFC0) [reset = 0xF]
......................................................
26.5.18
UARTCC Register (Offset = 0xFC8) [reset = 0x0]
......................................................
26.5.19
UARTPeriphID4 Register (Offset = 0xFD0) [reset = 0x60]
.............................................
26.5.20
UARTPeriphID5 Register (Offset = 0xFD4) [reset = 0x0]
..............................................
26.5.21
UARTPeriphID6 Register (Offset = 0xFD8) [reset = 0x0]
..............................................
26.5.22
UARTPeriphID7 Register (Offset = 0xFDC) [reset = 0x0]
..............................................
26.5.23
UARTPeriphID0 Register (Offset = 0xFE0) [reset = 0x11]
.............................................
26.5.24
UARTPeriphID1 Register (Offset = 0xFE4) [reset = 0x0]
..............................................
26.5.25
UARTPeriphID2 Register (Offset = 0xFE8) [reset = 0x18]
.............................................
26.5.26
UARTPeriphID3 Register (Offset = 0xFEC) [reset = 0x1]
..............................................
26.5.27
UARTPCellID0 Register (Offset = 0xFF0) [reset = 0xD]
...............................................