![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 967](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_1095578967.webp)
EMAC Registers
967
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Ethernet Controller
Table 15-38. EMACRIS Register Field Descriptions (continued)
Bit
Field
Type
Reset
Description
5
MMCRX
R
0x0
MMC Receive Interrupt Status. This bit is cleared when all of the bits
in the Ethernet MAC MMC Receive Interrupt (EMACMMCRXRIS)
register are clear.
0x0 = No interrupts exist in the MAC MMC Receive Interrupt
(EMACMMCTXRIS) register.
0x1 = Indicates an interrupt has been generated in the MAC MMC
Receive Interrupt (EMACMMCRXRIS) register.
4
MMC
R
0x0
MMC Interrupt Status.
0x0 = Indicates the MMC-related Interrupt bits [6:5] in this register
are clear.
0x1 = Indicates that one or more of the MMC-related interrupt bits
[6:5] in this register are set.
3
PMT
R
0x0
PMT Interrupt Status.
0x0 = This bit is cleared when both Bits[6:5] are cleared because of
a read operation to the MAC PMT Control and Status Register
(EMACPMTCTRLSTAT) register.
0x1 = Indicates a Magic packet or Wake-on-LAN frame is received in
the power-down mode (see Bits 5 and 6 in the MACPMTCTRLSTAT
register).
2-0
RESERVED
R
0x0