![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 248](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_1095578248.webp)
System Control Registers
248
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
System Control
4.2.16 SYSPROP Register (Offset = 0x14C) [reset = 0x00031F31]
System Properties (SYSPROP)
This register provides information on whether certain System Control properties are present on the
microcontroller.
SYSPROP is shown in
and described in
Return to
Figure 4-22. SYSPROP Register
31
30
29
28
27
26
25
24
RESERVED
R-0x0
23
22
21
20
19
18
17
16
RESERVED
LDOSME
TSPDE
R-0x0
R-0x1
R-0x1
15
14
13
12
11
10
9
8
RESERVED
PIOSCPDE
SRAMSM
SRAMLPM
RESERVED
FLASHLPM
R-0x0
R-0x1
R-0x1
R-0x1
R-0x0
R-0x1
7
6
5
4
3
2
1
0
RESERVED
LDOSEQ
RESERVED
FPU
R-0x0
R-0x1
R-0x0
R-0x1
Table 4-28. SYSPROP Register Field Descriptions
Bit
Field
Type
Reset
Description
31-18
RESERVED
R
0x0
17
LDOSME
R
0x1
LDO Sleep Mode Enable
0x0 = The LDOSM bit of the DSLPPWRCFG register is ignored.
0x1 = The LDOSM bit of the DSLPPWRCFG register can be set to
place the LDO in a low-power mode when deep-sleep mode is
entered.
16
TSPDE
R
0x1
Temp Sense Power Down Enable.
This bit allows the internal temperature sensor in the ADC to be
powered off in deep-sleep mode.
0x0 = The TSPD bit of the DSLPPWRCFG register is ignored.
0x1 = The TSPD bit of the DSLPPWRCFG register can be set to
power off the temperature sensor in deep-sleep mode.
15-13
RESERVED
R
0x0
12
PIOSCPDE
R
0x1
PIOSC Power Down Present.
This bit determines whether the PIOSCPD bit in the DSCLKCFG
register can be set to power down the PIOSC in deep-sleep mode.
0x0 = The status of the PIOSCPD bit is ignored.
0x1 = The PIOSCPD bit can be set to power down the PIOSC in
deep-sleep mode.
11
SRAMSM
R
0x1
SRAM Sleep/Deep-Sleep Standby Mode Present.
This bit determines whether the SRAMPM field in the SLPPWRCFG
and DSLPPWRCFG registers can be configured to put the SRAM
into standby mode while in sleep or deep-sleep mode.
0x0 = A value of 0x1 in the SRAMPM fields is ignored.
0x1 = The SRAMPM fields can be configured to put the SRAM into
standby mode while in sleep or deep-sleep mode.