ADC Registers
781
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Analog-to-Digital Converter (ADC)
10.5.37 ADCDCCMP0 to ADCDCCMP7 Registers [reset = 0x0]
ADC Digital Comparator Range 0 (ADCDCCMP0), offset 0xE40
ADC Digital Comparator Range 1 (ADCDCCMP1), offset 0xE44
ADC Digital Comparator Range 2 (ADCDCCMP2), offset 0xE48
ADC Digital Comparator Range 3 (ADCDCCMP3), offset 0xE4C
ADC Digital Comparator Range 4 (ADCDCCMP4), offset 0xE50
ADC Digital Comparator Range 5 (ADCDCCMP5), offset 0xE54
ADC Digital Comparator Range 6 (ADCDCCMP6), offset 0xE58
ADC Digital Comparator Range 7 (ADCDCCMP7), offset 0xE5C
This register defines the comparison values that are used to determine if the ADC conversion data falls in
the appropriate operating region.
NOTE:
The value in the COMP1 field must be greater than or equal to the value in the COMP0 field
or unexpected results can occur.
ADCDCCMPn is shown in
and described in
.
Return to
Figure 10-51. ADCDCCMPn Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RESERVED
COMP1
R-0x0
R/W-0x0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RESERVED
COMP0
R-0x0
R/W-0x0
Table 10-47. ADCDCCMPn Register Field Descriptions
Bit
Field
Type
Reset
Description
31-28
RESERVED
R
0x0
27-16
COMP1
R/W
0x0
Compare 1.
The value in this field is compared against the ADC conversion data.
The result of the comparison is used to determine if the data lies
within the high-band region.
The value of COMP1 must be greater than or equal to the value of
COMP0.
15-12
RESERVED
R
0x0
11-0
COMP0
R/W
0x0
Compare 0.
The value in this field is compared against the ADC conversion data.
The result of the comparison is used to determine if the data lies
within the low-band region.