Idle
Master operates in
master receive mode
STOP condition is not generated
Write slave address
to I2CMSA
Write xxx0x011 to
I2CMCS
(see Note)
Master operates in
master transmit mode
Idle
Repeated START
condition is generated with
changing data direction
Idle
Master operates in
master transmit mode
STOP condition is not generated
Write slave address
to I2CMSA
Write xxx01011 to
I2CMCS
(see Note)
Master operates in
master receive mode
Idle
Repeated START
condition is generated with
changing data direction
Functional Description
1330
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Inter-Integrated Circuit (I
2
C) Interface
NOTE: x = application-specific bit
Figure 19-12. Master Receive With Repeated START After Master Transmit
NOTE: x = application-specific bit
Figure 19-13. Master Transmit With Repeated START After Master Receive