System Control Registers
257
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
System Control
Table 4-35. DSLPPWRCFG Register Field Descriptions (continued)
Bit
Field
Type
Reset
Description
1-0
SRAMPM
R/W
0x0
SRAM Power Modes.
This field controls the low-power modes of the on-chip SRAM,
including the USB SRAM while the microcontroller is in deep-sleep
mode. See the device-specific data sheet for information regarding
wake times from sleep and deep sleep.
0x0 = Active Mode. SRAM is not placed in a lower-power mode. This
mode provides the fastest time to sleep and wakeup but the highest
power consumption while the microcontroller is in deep-sleep mode.
0x1 = Standby Mode. SRAM is place in standby mode while in deep-
sleep mode.
0x2 = Reserved
0x3 = Low Power Mode. SRAM is placed in low-power mode. This
mode provides the slowest time to sleep and wakeup but the lowest
power consumption while in deep-sleep mode.