![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 21](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_1095578021.webp)
21
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Contents
20.7.13
LCDRASTRTIM2 Register (Offset = 0x34) [reset = 0x0]
...............................................
20.7.14
LCDRASTRSUBP1 Register (Offset = 0x38) [reset = 0x0]
............................................
20.7.15
LCDRASTRSUBP2 Register (Offset = 0x3C) [reset = 0x0]
............................................
20.7.16
LCDDMACTL Register (Offset = 0x40) [reset = 0x0]
...................................................
20.7.17
LCDDMABAFB0 Register (Offset = 0x44) [reset = 0x0]
................................................
20.7.18
LCDDMACAFB0 Register (Offset = 0x48) [reset = 0x0]
................................................
20.7.19
LCDDMABAFB1 Register (Offset = 0x4C) [reset = 0x0]
...............................................
20.7.20
LCDDMACAFB1 Register (Offset = 0x50) [reset = 0x0]
................................................
20.7.21
LCDSYSCFG Register (Offset = 0x54) [reset = 0x28]
..................................................
20.7.22
LCDRISSET Register (Offset = 0x58) [reset = 0x0]
.....................................................
20.7.23
LCDMISCLR Register (Offset = 0x5C) [reset = 0x0]
....................................................
20.7.24
LCDIM Register (Offset = 0x60) [reset = 0x0]
...........................................................
20.7.25
LCDIENC Register (Offset = 0x64) [reset = 0x0]
........................................................
20.7.26
LCDCLKEN Register (Offset = 0x6C) [reset = 0x0]
.....................................................
20.7.27
LCDCLKRESET Register (Offset = 0x70) [reset = 0x0]
................................................
21
Pulse Width Modulator (PWM)
..........................................................................................
21.1
Introduction
...............................................................................................................
21.2
Block Diagram
...........................................................................................................
21.3
Functional Description
..................................................................................................
21.3.1
Clock Configuration
...........................................................................................
21.3.2
PWM Timer
....................................................................................................
21.3.3
PWM Comparators
............................................................................................
21.3.4
PWM Signal Generator
.......................................................................................
21.3.5
Dead-Band Generator
........................................................................................
21.3.6
Interrupt or ADC-Trigger Selector
...........................................................................
21.3.7
Synchronization Methods
....................................................................................
21.3.8
Fault Conditions
...............................................................................................
21.3.9
Output Control Block
..........................................................................................
21.4
Initialization and Configuration
.........................................................................................
21.5
PWM Registers
..........................................................................................................
21.5.1
PWMCTL Register (Offset = 0x0) [reset = 0x0]
...........................................................
21.5.2
PWMSYNC Register (Offset = 0x4) [reset = 0x0]
.........................................................
21.5.3
PWMENABLE Register (Offset = 0x8) [reset = 0x0]
.....................................................
21.5.4
PWMINVERT Register (Offset = 0xC) [reset = 0x0]
......................................................
21.5.5
PWMFAULT Register (Offset = 0x10) [reset = 0x0]
......................................................
21.5.6
PWMINTEN Register (Offset = 0x14) [reset = 0x0]
......................................................
21.5.7
PWMRIS Register (Offset = 0x18) [reset = 0x0]
..........................................................
21.5.8
PWMISC Register (Offset = 0x1C) [reset = 0x0]
..........................................................
21.5.9
PWMSTATUS Register (Offset = 0x20) [reset = 0x0]
....................................................
21.5.10
PWMFAULTVAL Register (Offset = 0x24) [reset = 0x0]
...............................................
21.5.11
PWMENUPD Register (Offset = 0x28) [reset = 0x0]
....................................................
21.5.12
PWMnCTL Register [reset = 0x0]
.........................................................................
21.5.13
PWMnINTEN Register [reset = 0x0]
......................................................................
21.5.14
PWMnRIS Register [reset = 0x0]
..........................................................................
21.5.15
PWMnISC Register [reset = 0x0]
..........................................................................
21.5.16
PWMnLOAD Register [reset = 0x0]
.......................................................................
21.5.17
PWMnCOUNT Register [reset = 0x0]
.....................................................................
21.5.18
PWMnCMPA Register [reset = 0x0]
.......................................................................
21.5.19
PWMnCMPB Register [reset = 0x0]
.......................................................................
21.5.20
PWMnGENA Register [reset = 0x0]
.......................................................................
21.5.21
PWMnGENB Register [reset = 0x0]
.......................................................................
21.5.22
PWMnDBCTL Register [reset = 0x0]
......................................................................
21.5.23
PWMnDBRISE Register [reset = 0x0]
....................................................................