LCD Registers
1427
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
LCD Controller
20.7.23 LCDMISCLR Register (Offset = 0x5C) [reset = 0x0]
LCD Interrupt Status and Clear (LCDMISCLR)
This register contains the Interrupt Enable Status. This register returns Masked (Enabled) status interrupts
on a Read. Writing a 1 to a bit will clear the associated interrupt.
LCDMISCLR is shown in
and described in
Return to
Figure 20-38. LCDMISCLR Register
31
30
29
28
27
26
25
24
RESERVED
R-0x0
23
22
21
20
19
18
17
16
RESERVED
R-0x0
15
14
13
12
11
10
9
8
RESERVED
EOF1
EOF0
R-0x0
R/W-0x0
R/W-0x0
7
6
5
4
3
2
1
0
RESERVED
PALLOAD
FIFOU
RESERVED
ACBS
SYNCS
RRASTRDONE
DONE
R-0x0
R/W-0x0
R/W-0x0
R-0x0
R/W-0x0
R/W-0x0
R/W-0x0
R/W-0x0
Table 20-32. LCDMISCLR Register Field Descriptions
Bit
Field
Type
Reset
Description
31-10
RESERVED
R
0x0
9
EOF1
R/W
0x0
DMA End-of-Frame 1 Enabled Interrupt and Clear. Writing 1 will
clear interrupt enable. Writing 0 has no effect Read indicates
enabled (masked) status.
0x0 = Inactive
0x1 = Active
8
EOF0
R/W
0x0
DMA End-of-Frame 0 Raw Interrupt and Clear. Writing 1 will clear
interrupt enable. Writing 0 has no effect. Read indicates enabled
(masked) status.
0x0 = Inactive
0x1 = Active
7
RESERVED
R
0x0
6
PALLOAD
R/W
0x0
DMA Palette Loaded Enabled Interrupt and Clear. Writing 1 will set
status. Writing 0 has no effect. Read indicates enabled (masked)
status.
0x0 = Inactive
0x1 = Active
5
FIFOU
R/W
0x0
DMA FIFO Underflow Enabled Interrupt and Clear. Indicates if LCD
dithering logic is not supplying data to the FIFO at a sufficient rate.
FIFO has completely emptied and data pin driver logic has
attempted to take added data from FIFO. Writing 1 will set status.
Writing 0 has no effect. Read indicates enabled (masked) status.
0x0 = Inactive
0x1 = Active
4
RESERVED
R
0x0