PWM Registers
1449
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Pulse Width Modulator (PWM)
21.5.2 PWMSYNC Register (Offset = 0x4) [reset = 0x0]
PWM Time Base Sync (PWMSYNC)
This register provides a method to perform synchronization of the counters in the PWM generation blocks.
Setting a bit in this register causes the specified counter to reset back to 0; setting multiple bits resets
multiple counters simultaneously. The bits auto-clear after the reset has occurred; reading them back as
zero indicates that the synchronization has completed.
PWMSYNC is shown in
and described in
Return to
Figure 21-8. PWMSYNC Register
31
30
29
28
27
26
25
24
RESERVED
R-0x0
23
22
21
20
19
18
17
16
RESERVED
R-0x0
15
14
13
12
11
10
9
8
RESERVED
R-0x0
7
6
5
4
3
2
1
0
RESERVED
SYNC3
SYNC2
SYNC1
SYNC0
R-0x0
R/W-0x0
R/W-0x0
R/W-0x0
R/W-0x0
Table 21-4. PWMSYNC Register Field Descriptions
Bit
Field
Type
Reset
Description
31-4
RESERVED
R
0x0
3
SYNC3
R/W
0x0
Reset Generator 3 Counter.
0x0 = No effect.
0x1 = Resets the PWM generator 3 counter.
2
SYNC2
R/W
0x0
Reset Generator 2 Counter.
0x0 = No effect.
0x1 = Resets the PWM generator 2 counter.
1
SYNC1
R/W
0x0
Reset Generator 1 Counter.
0x0 = No effect.
0x1 = Resets the PWM generator 1 counter.
0
SYNC0
R/W
0x0
Reset Generator 0 Counter.
0x0 = No effect.
0x1 = Resets the PWM generator 0 counter.