![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 525](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_1095578525.webp)
HIB Registers
525
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Hibernation Module
6.5.23 HIBTPIO Register (Offset = 0x410) [reset = 0x0]
HIB Tamper I/O Control (HIBTPIO)
The HIB Tamper I/O Control (HIBTPIO) register provides control of the Tamper I/O.
NOTE:
Except for the HIBIO and a portion of the HIBIC register, all other Hibernation module
registers are on the Hibernation module clock domain and have special timing requirements.
Software should make use of the WRC bit in the HIBCTL register to ensure that the required
timing gap has elapsed. If the WRC bit is clear, any attempted write access is ignored. See
. The HIBIO register and bits RSTWK, PADIOWK and WC of the HIBIC register
do not require waiting for write to complete. Because these registers are clocked by the
system clock, writes to these registers/bits are immediate.
Writing to registers other than the HIBCTL and HIBIM before the CLK32EN bit in the HIBCTL
register has been set may produce unexpected results.
NOTE:
Errant writes to the Tamper registers are protected by the Hibernate HIBLOCK register.
HIBTPIO is shown in
and described in
Return to
Figure 6-31. HIBTPIO Register
31
30
29
28
27
26
25
24
RESERVED
GFLTR3
PUEN3
LEV3
EN3
R-0x0
R/W-0x0
R/W-0x0
R/W-0x0
R/W-0x0
23
22
21
20
19
18
17
16
RESERVED
GFLTR2
PUEN2
LEV2
EN2
R-0x0
R/W-0x0
R/W-0x0
R/W-0x0
R/W-0x0
15
14
13
12
11
10
9
8
RESERVED
GFLTR1
PUEN1
LEV1
EN1
R-0x0
R/W-0x0
R/W-0x0
R/W-0x0
R/W-0x0
7
6
5
4
3
2
1
0
RESERVED
GFLTR0
PUEN0
LEV0
EN0
R-0x0
R/W-0x0
R/W-0x0
R/W-0x0
R/W-0x0
Table 6-26. HIBTPIO Register Field Descriptions
Bit
Field
Type
Reset
Description
31-28
RESERVED
R
0x0
27
GFLTR3
R/W
0x0
TMPR3 Glitch Filtering
0x0 = A trigger match level is ignored until the TMPR3 signal is
stable for two hibernate clocks.
0x1 = A trigger match level is ignored until the TMPR3 signal is
stable for 3,071 Hibernate Clocks (93.7ms using 32.768 kHz).
26
PUEN3
R/W
0x0
TMPR3 Internal Weak Pullup Enable
0x0 = Pullup disabled
0x1 = Pullup enabled
25
LEV3
R/W
0x0
TMPR3 Trigger Level
0x0 = Trigger on level low
0x1 = Trigger on level high
24
EN3
R/W
0x0
TMPR3 Enable
0x0 = Detect disabled
0x1 = Detect enabled
23-20
RESERVED
R
0x0