MII Management (EPHY) Registers
1072
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Ethernet Controller
Table 15-118. EPHYMISR2 Register Field Descriptions (continued)
Bit
Field
Type
Reset
Description
4
LBFIFOEN
R/W
0x0
Loopback FIFO Overflow/Underflow Interrupt Enable.
0x0 = Loopback FIFO overflow/underflow event interrupt disabled
0x1 = Loopback FIFO overflow/underflow event interrupt enabled.
3
MDICOEN
R/W
0x0
MDI/MDIX Crossover Status Changed Interrupt Enable.
0x0 = MDI/MDIX Crossover Change Status interrupt disabled
0x1 = MDI/MDIX Crossover Change Status interrupt enabled.
2
SLEEPEN
R/W
0x0
Sleep Mode Event Interrupt Enable.
0x0 = Sleep mode interrupt disabled.
0x1 = Sleep Mode event interrupt enabled.
1
POLINTEN
R/W
0x0
Polarity Changed Interrupt Enable.
0x0 = Polarity Change interrupt is disabled.
0x1 = Polarity change interrupt is enabled.
0
JABBEREN
R
0x0
Jabber Detect Event Interrupt Enable.
0x0 = Jabber detect interrupt disabled.
0x1 = Jabber detect interrupt enabled.