Identification Registers
SSIPCellID0
SSIPCellID1
SSIPCellID2
SSIPCellID3
SSIPeriphID0
SSIPeriphID1
SSIPeriphID2
SSIPeriphID3
SSIPeriphID4
SSIPeriphID5
SSIPeriphID6
SSIPeriphID7
Clock Prescaler
SSICPSR
Control/Status
Interrupt Control
SSIDR
TxFIFO
8 x 16
RxFIFO
8 x 16
Transmit/
Receive
Logic
SSInClk
SSInFss
DMA Control
SSIDMACTL
DMA Request
Interrupt
System Clock
SSISR
SSICR1
SSICR0
SSIRIS
SSIMIS
SSIIM
SSIICR
Clock Control
SSICC
SSI Baud Clock
SSInXDAT2
SSInXDAT3
SSInXDAT0/TX
SSInXDAT1/RX
ALTCLK
Functional Description
1524
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Quad Synchronous Serial Interface (QSSI)
Figure 23-1. QSSI module with Advanced, Bi-SSI and Quad-SSI Support
23.3 Functional Description
The QSSI performs serial-to-parallel conversion on data received from a peripheral device. The CPU
accesses data, control, and status information. The transmit and receive paths are buffered with internal
FIFO memories allowing up to eight 16-bit values to be stored independently in both transmit and receive
modes. The QSSI also supports the µDMA interface. The transmit and receive FIFOs can be programmed
as destination/source addresses in the µDMA module. µDMA operation is enabled by setting the
appropriate bits in the SSIDMACTL register (see