
System Control Registers
433
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
System Control
Table 4-194. PCEEPROM Register Field Descriptions
Bit
Field
Type
Reset
Description
31-1
RESERVED
R
0x0
0
P0
R/W
0x1
EEPROM Module 0 Power Control. The Pn bit encodings do not
apply if the corresponding bit in the RCGCEEPROM,
SCGCEEPROM, or DCGCEEPROM register is clear.
0x0 = The EEPROM module is not powered and does not receive a
clock. In this case, the state of the module is not retained. This
configuration provides the lowest power consumption state.
0x1 = The EEPROM module is powered but does not receive a
clock. In this case, the module is inactive.