MII Management (EPHY) Registers
1053
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Ethernet Controller
15.7.5 EPHYANA Register (Address = 0x4) [reset = 0x01E1]
Ethernet PHY Auto-Negotiation Advertisement - MR4 (EPHYANA)
This register contains the advertised abilities of this device as they are transmitted to its link partner during
Auto-Negotiation.
EPHYANA is shown in
and described in
.
Return to
Figure 15-93. EPHYANA Register
15
14
13
12
11
10
9
8
NP
RESERVED
RF
RESERVED
ASMDUP
PAUSE
100BT4
100BTXFD
R/W-0x0
R-0x0
R/W-0x0
R-0x0
R/W-0x0
R/W-0x0
R-0x0
R/W-0x1
7
6
5
4
3
2
1
0
100BTX
10BTFD
10BT
SELECT
R/W-0x1
R/W-0x1
R/W-0x1
R/W-0x1
Table 15-105. EPHYANA Register Field Descriptions
Bit
Field
Type
Reset
Description
15
NP
R/W
0x0
Next Page Indication.
0x0 = Next Page Transfer not desired.
0x1 = Next Page Transfer desired.
14
RESERVED
R
0x0
13
RF
R/W
0x0
Remote Fault.
0x0 = No Remote Fault detected.
0x1 = Advertises that this device has detected a Remote Fault.
12
RESERVED
R
0x0
11
ASMDUP
R/W
0x0
Asymmetric PAUSE support for Full Duplex Links. Encoding and
resolution of PAUSE bits is defined in IEEE 802.3 Annex 28B,
Tables 28B-2 and 28B-3, respectively. Pause resolution status is
reported in the Pause Status bits [13:12], of the Ethernet PHY
Control (EPHYCTL) register.
0x0 = Asymmetric PAUSE not implemented.
0x1 = Asymmetric PAUSE implemented. Advertise that the MAC has
implemented both the optional MAC control sublayer and the pause
function as specified in clause 31 and annex 31B of IEEE802.3u.
10
PAUSE
R/W
0x0
PAUSE Support for Full Duplex Links. The PAUSE bit indicates that
the device is capable of providing the symmetric PAUSE functions
as defined in Annex 31B. Encoding and resolution of PAUSE bits is
defined in IEEE 802.3 Annex 28B, Tables 28B-2 and 28B-3,
respectively. Pause resolution status is reported in the Ethernet PHY
Control (EPHYCTL) register.
0x0 = MAC PAUSE not implemented
0x1 = MAC PAUSE implemented. Advertise that the MAC has
implemented both the optional MAC control sub-layer and the pause
function as specified in clause 31 and annex 31B of 802.3u.
9
100BT4
R
0x0
100Base-T4 Support.
0x0 = 100Base-T4 not supported by the internal PHY.
0x1 = 100Base-T4 is supported by the internal PHY.
8
100BTXFD
R/W
0x1
100Base-TX Full Duplex Support.
0x0 = 100Base-TX Full Duplex not supported by the internal PHY.
0x1 = 100Base-TX Full Duplex is supported by the internal PHY.
7
100BTX
R/W
0x1
100Base-TX Support.
0x0 = 100Base-TX not supported by the internal PHY.
0x1 = 100Base-TX is supported by the internal PHY.