GPTM Registers
1290
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
General-Purpose Timers
18.5.9 GPTMICR Register (Offset = 0x24) [reset = X]
GPTM Interrupt Clear (GPTMICR)
This register is used to clear the status bits in the GPTMRIS and GPTMMIS registers. Writing a 1 to a bit
clears the corresponding bit in the GPTMRIS and GPTMMIS registers.
GPTMICR is shown in
and described in
.
Return to
Figure 18-17. GPTMICR Register
31
30
29
28
27
26
25
24
RESERVED
R-0x0
23
22
21
20
19
18
17
16
RESERVED
R-0x0
15
14
13
12
11
10
9
8
RESERVED
DMABINT
RESERVED
TBMCINT
CBECINT
CBMCINT
TBTOCINT
R-X
W1C-0x0
R-0x0
W1C-0x0
W1C-0x0
W1C-0x0
W1C-0x0
7
6
5
4
3
2
1
0
RESERVED
DMAAINT
TAMCINT
RTCCINT
CAECINT
CAMCINT
TATOCINT
R-0x0
W1C-0x0
W1C-0x0
W1C-0x0
W1C-0x0
W1C-0x0
W1C-0x0
Table 18-20. GPTMICR Register Field Descriptions
Bit
Field
Type
Reset
Description
31-14
RESERVED
R
0x0
13
DMABINT
W1C
0x0
GPTM Timer B DMA Done Interrupt Clear.
Writing a 1 to this bit clears the DMABRIS bit in the GPTMRIS
register and the DMABMIS bit in the GPTMMIS register.
12
RESERVED
R
0x0
11
TBMCINT
W1C
0x0
GPTM Timer B Match Interrupt Clear.
Writing a 1 to this bit clears the TBMRIS bit in the GPTMRIS register
and the TBMMIS bit in the GPTMMIS register.
10
CBECINT
W1C
0x0
GPTM Timer B Capture Mode Event Interrupt Clear.
Writing a 1 to this bit clears the CBERIS bit in the GPTMRIS register
and the CBEMIS bit in the GPTMMIS register.
9
CBMCINT
W1C
0x0
GPTM Timer B Capture Mode Match Interrupt Clear.
Writing a 1 to this bit clears the CBMRIS bit in the GPTMRIS register
and the CBMMIS bit in the GPTMMIS register.
8
TBTOCINT
W1C
0x0
GPTM Timer B Time-Out Interrupt Clear.
Writing a 1 to this bit clears the TBTORIS bit in the GPTMRIS
register and the TBTOMIS bit in the GPTMMIS register.
7-6
RESERVED
R
0x0
5
DMAAINT
W1C
0x0
GPTM Timer A DMA Done Interrupt Clear.
Writing a 1 to this bit clears the DMAARIS bit in the GPTMRIS
register and the DMAAMIS bit in the GPTMMIS register.
4
TAMCINT
W1C
0x0
GPTM Timer A Match Interrupt Clear.
Writing a 1 to this bit clears the TAMRIS bit in the GPTMRIS register
and the TAMMIS bit in the GPTMMIS register.
3
RTCCINT
W1C
0x0
GPTM RTC Interrupt Clear.
Writing a 1 to this bit clears the RTCRIS bit in the GPTMRIS register
and the RTCMIS bit in the GPTMMIS register.
2
CAECINT
W1C
0x0
GPTM Timer A Capture Mode Event Interrupt Clear.
Writing a 1 to this bit clears the CAERIS bit in the GPTMRIS register
and the CAEMIS bit in the GPTMMIS register.