![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 1367](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_10955781367.webp)
I2C Registers
1367
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Inter-Integrated Circuit (I
2
C) Interface
Table 19-26. I2CSMIS Register Field Descriptions (continued)
Bit
Field
Type
Reset
Description
2
STOPMIS
R
0x0
Stop Condition Masked Interrupt Status. This bit is cleared by writing
a 1 to the STOPIC bit in the I2CSICR register.
0x0 = An interrupt has not occurred or is masked.
0x1 = An unmasked STOP condition interrupt was signaled is
pending.
1
STARTMIS
R
0x0
Start Condition Masked Interrupt Status. This bit is cleared by writing
a 1 to the STARTIC bit in the I2CSICR register.
0x0 = An interrupt has not occurred or is masked.
0x1 = An unmasked START condition interrupt was signaled is
pending.
0
DATAMIS
R
0x0
Data Masked Interrupt Status. This bit is cleared by writing a 1 to the
DATAIC bit in the I2CSICR register.
0x0 = An interrupt has not occurred or is masked.
0x1 = An unmasked slave data interrupt was signaled is pending.