![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 1365](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_10955781365.webp)
I2C Registers
1365
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Inter-Integrated Circuit (I
2
C) Interface
Table 19-25. I2CSRIS Register Field Descriptions (continued)
Bit
Field
Type
Reset
Description
2
STOPRIS
R
0x0
Stop Condition Raw Interrupt Status. This bit is cleared by writing a 1
to the STOPIC bit in the I2CSICR register.
0x0 = No interrupt.
0x1 = A STOP condition interrupt is pending.
1
STARTRIS
R
0x0
Start Condition Raw Interrupt Status. This bit is cleared by writing a
1 to the STARTIC bit in the I2CSICR register.
0x0 = No interrupt.
0x1 = A START condition interrupt is pending.
0
DATARIS
R
0x0
Data Raw Interrupt Status. This interrupt encompasses: (1) Slave
transaction received, (2) Slave transaction requested, and (3) Next
byte transfer request This bit is cleared by writing a 1 to the DATAIC
bit in the I2CSICR register.
0x0 = No interrupt.
0x1 = Slave Interrupt is pending.