LCD Registers
1412
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
LCD Controller
20.7.11 LCDRASTRTIM0 Register (Offset = 0x2C) [reset = 0x0]
LCD Raster Timing 0 (LCDRASTRTIM0)
LCDRASTRTIM0 is shown in
and described in
.
Return to
Figure 20-26. LCDRASTRTIM0 Register
31
30
29
28
27
26
25
24
HBP
R/W-0x0
23
22
21
20
19
18
17
16
HFP
R/W-0x0
15
14
13
12
11
10
9
8
HSW
PPL
R/W-0x0
R/W-0x0
7
6
5
4
3
2
1
0
PPL
MSBPPL
RESERVED
R/W-0x0
R/W-0x0
R-0x0
Table 20-20. LCDRASTRTIM0 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-24
HBP
R/W
0x0
Horizontal Back Porch Lowbits.
Bits 7:0 of the horizontal back porch field.
Encoded value (from 1 to 1024) used to specify the number of pixel
clock periods to add to the beginning of a line transmission before
the first set of pixels is output to the display (programmed value plus
1). Note that pixel clock is held in its inactive state during the
beginning of the line wait period in passive display mode, and is
permitted to transition in active display mode.
23-16
HFP
R/W
0x0
Horizontal Front Porch Lowbits.
Encoded value (from 1 to 1024) used to specify the number of pixel
clock periods to add to the end of a line transmission before line
clock is asserted (programmed value plus 1). Note that pixel clock is
held in its inactive state during the end of line wait period in passive
display mode, and is permitted to transition in active display mode.
15-10
HSW
R/W
0x0
Horizontal Sync Pulse Width Lowbits.
Bits 5:0 of the horizontal sync pulse width field.
Encoded value (from 1 to 1024) used to specify the number of pixel
clock periods to pulse the line clock at the end of each line
(programmed value plus 1). Note that pixel clock is held in its
inactive state during the generation of line clock in passive display
mode, and is permitted to transition in active display mode.
9-4
PPL
R/W
0x0
Pixels-per-line LSB[9:4].
The PPL field is set to the (number of horizontal pixels minus 1)
divided by 16.
3
MSBPPL
R/W
0x0
Pixels-per-line MSB[10].
Needed to support up to 2048 ppl.
2-0
RESERVED
R
0x0