System Control Registers
447
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
System Control
4.2.174 PRHIB Register (Offset = 0xA14) [reset = 0x1]
Hibernation Peripheral Ready (PRHIB)
The PRHIB register indicates whether the Hibernation module is ready to be accessed by software
following a change in status of power, run mode clocking, or reset. A power change is initiated if the
corresponding PCHIB bit is changed from 0 to 1. A run mode clocking change is initiated if the
corresponding RCGCHIB bit is changed. A reset change is initiated if the corresponding SRHIB bit is
changed from 0 to 1.
The PRHIB bit is cleared on any of the preceding events and is not set again until the module is
completely powered, enabled, and internally reset.
PRHIB is shown in
and described in
Return to
Figure 4-180. PRHIB Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RESERVED
R-0x0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RESERVED
R0
R-0x0
R-0x1
Table 4-208. PRHIB Register Field Descriptions
Bit
Field
Type
Reset
Description
31-1
RESERVED
R
0x0
0
R0
R
0x1
Hibernation Module Peripheral Ready
0x0 = The Hibernation module is not ready for access. It is
unclocked, unpowered, or in the process of completing a reset
sequence.
0x1 = The Hibernation module is ready for access.