![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 739](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_1095578739.webp)
ADC Registers
739
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Analog-to-Digital Converter (ADC)
Table 10-17. ADCSPC Register Field Descriptions
Bit
Field
Type
Reset
Description
31-4
RESERVED
R
0x0
3-0
PHASE
R/W
0x0
Phase Lag .
This field selects the sample phase lag from the standard sample
time.
0x0 = The ADC samples are concurrent.
0x1 = The ADC sample lags by 1 ADC clock
0x2 = The ADC sample lags by 2 ADC clocks
0x3 = The ADC sample lags by 3 ADC clocks
0x4 = The ADC sample lags by 4 clocks
0x5 = The ADC sample lags by 5 clocks
0x6 = The ADC sample lags by 6 clocks
0x7 = The ADC sample lags by 7 clocks
0x8 = The ADC sample lags by 8 clocks
0x9 = The ADC sample lags by 9 clocks
0xA = The ADC sample lags by 10 clocks
0xC = The ADC sample lags by 12 clocks
0xD = The ADC sample lags by 13 clocks
0xE = The ADC sample lags by 14 clocks
0xF = The ADC sample lags by 15 clocks