System Control Registers
461
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
System Control
4.2.186 PRCCM Register (Offset = 0xA74) [reset = 0x0]
CRC and Cryptographic Modules Peripheral Ready (PRCCM)
The PRCCM register indicates whether the CRC and Cryptographic Modules(AES, DES, and SHA/MD5)
are ready to be accessed by software following a change in status of power, run mode clocking, or reset.
A power change is initiated if the corresponding PCCCM bit is changed from 0 to 1. A run mode clocking
change is initiated if the corresponding RCGCCCM bit is changed. A reset change is initiated if the
corresponding SRCCM bit is changed from 0 to 1.
The PRCCM bit is cleared on any of the preceding events and is not set again until the modules are
completely powered, enabled, and internally reset.
PRCCM is shown in
and described in
.
Return to
Figure 4-192. PRCCM Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RESERVED
R-0x0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RESERVED
R0
R-0x0
R-0x0
Table 4-220. PRCCM Register Field Descriptions
Bit
Field
Type
Reset
Description
31-1
RESERVED
R
0x0
0
R0
R
0x0
CRC and Cryptographic Modules Peripheral Ready
0x0 = The CRC, AES, DES, and SHA/MD modules are not ready for
access. They are unclocked, unpowered, or in the process of
completing a reset sequence.
0x1 = The CRC, AES, DES, and SHA/MD modules are ready for
access.