DATA0
DATA1
DATA2
DATA3
ADDRESS
BSELn
EPICLK
EPI0S31
EPI0S[19:0]
ALE
CSn
OEn
EPI0S28
WRn
EPI0S29
iRDY
EPI0S32
EPI0S[15:0]
One wait state
Latency (3 clocks)
DATA0
DATA1
DATA2
DATA3
EPICLK
EPI0S31
EPI0S[19:0]
ALE
CSn
OEn
EPI0S28
WRn
EPI0S29
iRDY
EPI0S32
EPI0S[15:0]
BSELn
ADDRESS
Initialization and Configuration
1108
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
External Peripheral Interface (EPI)
Figure 16-8. PSRAM Burst Write
If a read or write transfer attempts to begin during a refresh event, the transfer is held off by the assertion
of the iRDY pin by the memory to the EPI module.
and
depict the delay in data
transfer during a refresh collision.
Figure 16-9. Read Delay During Refresh Event