System Control Registers
338
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
System Control
4.2.97 RCGCADC Register (Offset = 0x638) [reset = 0x0]
Analog-to-Digital Converter Run Mode Clock Gating Control (RCGCADC)
The RCGCADC register lets software enable and disable the ADC modules in run mode. When enabled, a
module is provided a clock, and accesses to module registers are allowed. When disabled, the clock is
disabled to save power, and accesses to module registers generate a bus fault.
NOTE:
This register controls the clocking for the ADC modules.
RCGCADC is shown in
and described in
Return to
Figure 4-103. RCGCADC Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RESERVED
R-0x0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RESERVED
R1
R0
R-0x0
R/W-
0x0
R/W-
0x0
Table 4-110. RCGCADC Register Field Descriptions
Bit
Field
Type
Reset
Description
31-2
RESERVED
R
0x0
1
R1
R/W
0x0
ADC Module 1 Run Mode Clock Gating Control
0x0 = ADC module 1 is disabled.
0x1 = Enable and provide a clock to ADC module 1 in run mode.
0
R0
R/W
0x0
ADC Module 0 Run Mode Clock Gating Control
0x0 = ADC module 0 is disabled.
0x1 = Enable and provide a clock to ADC module 0 in run mode.