
System Control Registers
271
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
System Control
4.2.36 LCDPDS Register (Offset = 0x290) [reset = 0x3F]
LCD Power Domain Status (LCDPDS)
This register provides the status of power to the LCD SRAM array.
NOTE:
The LCD memory array does not support retention and can only be turned on and off. If the
memory array is currently turned on (PWRCTL = 0x3) and the power control to the LCD is
subsequently removed by clearing the P0 bit of the PCLCD register, the event causes the
memory array to turn off and the MEMSTAT bit in the LCDPDS register to be 0x0 (array off).
LCDPDS is shown in
and described in
.
Return to
Figure 4-42. LCDPDS Register
31
30
29
28
27
26
25
24
RESERVED
R-0x0
23
22
21
20
19
18
17
16
RESERVED
R-0x0
15
14
13
12
11
10
9
8
RESERVED
R-0x0
7
6
5
4
3
2
1
0
RESERVED
RESERVED
MEMSTAT
PWRSTAT
R-0x0
R-0x3
R-0x3
R-0x3
Table 4-49. LCDPDS Register Field Descriptions
Bit
Field
Type
Reset
Description
31-6
RESERVED
R
0x0
5-4
RESERVED
R
0x3
3-2
MEMSTAT
R
0x3
Memory Array Power Status.
Displays status of LCD SRAM.
0x0 = Array off
0x1 = Reserved
0x2 = Reserved
0x3 = Array on
1-0
PWRSTAT
R
0x3
Power Domain Status
0x0 = Off
0x1 = Reserved
0x2 = Reserved
0x3 = On