EPI Registers
1176
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
External Peripheral Interface (EPI)
16.5.29 EPIHB16TIME Register (Offset = 0x310) [reset = 0x00022000]
EPI Host-Bus 16 Timing Extension (EPIHB16TIME)
NOTE:
The MODE field in the EPICFG register determines which configuration is enabled.
For EPIHB16TIME to be valid, the MODE field must be 0x3.
EPIHB16TIME is shown in
and described in
Return to
Figure 16-58. EPIHB16TIME Register
31
30
29
28
27
26
25
24
RESERVED
IRDYDLY
R-0x0
R/W-0x0
23
22
21
20
19
18
17
16
RESERVED
PSRAMSZ
R-0x0
R/W-0x2
15
14
13
12
11
10
9
8
RESERVED
CAPWIDTH
RESERVED
R-0x0
R/W-0x2
R-0x0
7
6
5
4
3
2
1
0
RESERVED
WRWSM
RESERVED
RDWSM
R-0x0
R/W-0x0
R-0x0
R/W-0x0
Table 16-42. EPIHB16TIME Register Field Descriptions
Bit
Field
Type
Reset
Description
31-26
RESERVED
R
0x0
25-24
IRDYDLY
R/W
0x0
CS0n Input Ready Delay
0x0 = reserved
0x1 = Stall begins one EPI clocks past iRDY low being sampled on
the rising edge of EPIO clock.
0x2 = Stall begins two EPI clocks past iRDY low being sampled on
the rising edge of EPIO clock.
0x3 = Stall begins three EPI clocks past iRDY low being sampled on
the rising edge of EPIO clock.
23-19
RESERVED
R
0x0
18-16
PSRAMSZ
R/W
0x2
PSRAM Row Size. Defines the row size for the PSRAM controlled
by CS0n
0x0 = No row size limitation
0x1 = 128 B
0x2 = 256 B
0x3 = 512 B
0x4 = 1024 B
0x5 = 2048 B
0x6 = 4096 B
0x7 = 8192 B
15-14
RESERVED
R
0x0
13-12
CAPWIDTH
R/W
0x2
CS0n Inter-transfer Capture Width Controls the delay between Host-
Bus transfers.
0x0 = Reserved
0x1 = 1 EPI clock.
0x2 = 2 EPI clock.
0x3 = Reserved
11-5
RESERVED
R
0x0