![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 775](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_1095578775.webp)
ADC Registers
775
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Analog-to-Digital Converter (ADC)
10.5.35 ADCDCRIC Register (Offset = 0xD00) [reset = 0x0]
ADC Digital Comparator Reset Initial Conditions (ADCDCRIC)
This register provides the ability to reset any of the digital comparator interrupt or trigger functions back to
their initial conditions. Resetting these functions ensures that the data that is being used by the interrupt
and trigger functions in the digital comparator unit is not stale.
ADCDCRIC is shown in
and described in
.
Return to
Figure 10-49. ADCDCRIC Register
31
30
29
28
27
26
25
24
RESERVED
R-0x0
23
22
21
20
19
18
17
16
DCTRIG7
DCTRIG6
DCTRIG5
DCTRIG4
DCTRIG3
DCTRIG2
DCTRIG1
DCTRIG0
W-0x0
W-0x0
W-0x0
W-0x0
W-0x0
W-0x0
W-0x0
W-0x0
15
14
13
12
11
10
9
8
RESERVED
R-0x0
7
6
5
4
3
2
1
0
DCINT7
DCINT6
DCINT5
DCINT4
DCINT3
DCINT2
DCINT1
DCINT0
W-0x0
W-0x0
W-0x0
W-0x0
W-0x0
W-0x0
W-0x0
W-0x0
Table 10-45. ADCDCRIC Register Field Descriptions
Bit
Field
Type
Reset
Description
31-24
RESERVED
R
0x0
23
DCTRIG7
W
0x0
Digital Comparator Trigger 7.
When the trigger has been cleared, this bit is automatically cleared.
Because the digital comparators use the current and previous ADC
conversion values to determine when to assert the trigger, it is
important to reset the digital comparator to initial conditions when
starting a new sequence so that stale data is not used.
After setting this bit, software should wait until the bit clears before
continuing.
0x0 = No effect
0x1 = Resets the Digital Comparator 7 trigger unit to its initial
conditions.
22
DCTRIG6
W
0x0
Digital Comparator Trigger 6.
When the trigger has been cleared, this bit is automatically cleared.
Because the digital comparators use the current and previous ADC
conversion values to determine when to assert the trigger, it is
important to reset the digital comparator to initial conditions when
starting a new sequence so that stale data is not used.
0x0 = No effect
0x1 = Resets the Digital Comparator 6 trigger unit to its initial
conditions.
21
DCTRIG5
W
0x0
Digital Comparator Trigger 5.
When the trigger has been cleared, this bit is automatically cleared.
Because the digital comparators use the current and previous ADC
conversion values to determine when to assert the trigger, it is
important to reset the digital comparator to initial conditions when
starting a new sequence so that stale data is not used.
0x0 = No effect
0x1 = Resets the Digital Comparator 5 trigger unit to its initial
conditions.