![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 723](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_1095578723.webp)
ADC Registers
723
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Analog-to-Digital Converter (ADC)
10.5.2 ADCRIS Register (Offset = 0x4) [reset = 0x0]
ADC Raw Interrupt Status (ADCRIS)
This register shows the status of the raw interrupt signal of each sample sequencer. These bits may be
polled by software to look for interrupt conditions without sending the interrupts to the interrupt controller.
ADCRIS is shown in
and described in
.
Return to
Figure 10-16. ADCRIS Register
31
30
29
28
27
26
25
24
RESERVED
R-0x0
23
22
21
20
19
18
17
16
RESERVED
INRDC
R-0x0
R-0x0
15
14
13
12
11
10
9
8
RESERVED
DMAINR3
DMAINR2
DMAINR1
DMAINR0
R-0x0
R-0x0
R-0x0
R-0x0
R-0x0
7
6
5
4
3
2
1
0
RESERVED
INR3
INR2
INR1
INR0
R-0x0
R-0x0
R-0x0
R-0x0
R-0x0
Table 10-9. ADCRIS Register Field Descriptions
Bit
Field
Type
Reset
Description
31-17
RESERVED
R
0x0
16
INRDC
R
0x0
Digital Comparator Raw Interrupt Status.
0x0 = All bits in the ADCDCISC register are clear.
0x1 = At least one bit in the ADCDCISC register is set, meaning that
a digital comparator interrupt has occurred.
15-12
RESERVED
R
0x0
11
DMAINR3
R
0x0
SS3 DMA Raw Interrupt Status.
This bit is cleared by writing a 1 to the DMAINR3 bit in the ADCISC
register.
0x0 = The DMA interrupt has not occurred.
0x1 = The sample sequence 3 DMA interrupt is asserted.
10
DMAINR2
R
0x0
SS2 DMA Raw Interrupt Status.
This bit is cleared by writing a 1 to the DMAINR2 bit in the ADCISC
register.
0x0 = The DMA interrupt has not occurred.
0x1 = The sample sequence 2 DMA interrupt is asserted.
9
DMAINR1
R
0x0
SS1 DMA Raw Interrupt Status.
This bit is cleared by writing a 1 to the DMAINR1 bit in the ADCISC
register.
0x0 = The DMA interrupt has not occurred.
0x1 = The sample sequence 1 DMA interrupt is asserted.
8
DMAINR0
R
0x0
SS0 DMA Raw Interrupt Status.
This bit is cleared by writing a 1 to the DMAINR0 bit in the ADCISC
register.
0x0 = The DMA interrupt has not occurred.
0x1 = The sample sequence 0 DMA interrupt is asserted.
7-4
RESERVED
R
0x0