![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 1240](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_10955781240.webp)
GPIO Registers
1240
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
General-Purpose Input/Outputs (GPIOs)
GPIOPC is shown in
and described in
Return to
Figure 17-35. GPIOPC Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RESERVED
R-0x0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
EDM7
EDM6
EDM5
EDM4
EDM3
EDM2
EDM1
EDM0
R/W-0x0
R/W-0x0
R/W-0x0
R/W-0x0
R/W-0x0
R/W-0x0
R/W-0x0
R/W-0x0
Table 17-43. GPIOPC Register Field Descriptions
Bit
Field
Type
Reset
Description
31-16
RESERVED
R
0x0
15-14
EDM7
R/W
0x0
Extended Drive Mode Bit 7.
Same encoding as EDM0, but applies to bit 7 of GPIO port.
13-12
EDM6
R/W
0x0
Extended Drive Mode Bit 6.
Same encoding as EDM0, but applies to bit 6 of GPIO port.
11-10
EDM5
R/W
0x0
Extended Drive Mode Bit 5.
Same encoding as EDM0, but applies to bit 5 of GPIO port.
9-8
EDM4
R/W
0x0
Extended Drive Mode Bit 4.
Same encoding as EDM0, but applies to bit 4 of GPIO port.
7-6
EDM3
R/W
0x0
Extended Drive Mode Bit 3.
Same encoding as EDM0, but applies to bit 3 of GPIO port.
5-4
EDM2
R/W
0x0
Extended Drive Mode Bit 2.
Same encoding as EDM0, but applies to bit 2 of GPIO port.
3-2
EDM1
R/W
0x0
Extended Drive Mode Bit 1.
Same encoding as EDM0, but applies to bit 1 of GPIO port.
1-0
EDM0
R/W
0x0
Extended Drive Mode Bit 0.
This field controls extended drive modes of bit 0 of the GPIO port.
Note that depending on the encoding used the GPIO drive strength
control registers may change their decoding.
Moreover, the write one, clear other register behavior may be
disabled.
0x0 = Drive values of 2, 4 and 8 mA are maintained. GPIO n Drive
Select (GPIODRnR) registers function as normal.
0x1 = An additional 6 mA option is provided.Write one, clear other
behavior of GPIODDRnR registers is disabled. A 2 mA driver is
always enabled; setting the corresponding GPIODR4R register bit
adds 2 mA and setting the corresponding GPIODR8R register bit
adds an additional 4 mA.
0x2 = reserved
0x3 = Additional drive strength options of 6, 10, and 12 mA are
provided. The write one, clear other behavior of GPIODDRnR
registers is disabled. A 2 mA driver is always enabled; setting the
corresponding GPIODR4R register bit adds 2 mA and setting the
corresponding GPIODR8R of GPIODR12R register bit adds an
additional 4 mA.