![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 1422](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_10955781422.webp)
LCD Registers
1422
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
LCD Controller
20.7.19 LCDDMABAFB1 Register (Offset = 0x4C) [reset = 0x0]
LCD DMA Frame Buffer 1 Base Address (LCDDMABAFB1)
NOTE:
When the LCD DMA is enabled, do not read or write the LCD registers for the base and
ceiling addresses (LCDDMABAFB0, LCDDMACAFB0, LCDDMABAFB1, and
LCDDMACAFB1) with the CPU. To change any of these registers, disable the DMA (clear
the DMAEN bit in the LCDLIDDCTL register or the LCDEN bit in the LCDRASTRCTL
register), update the registers, and enable the LCD DMA again.
LCDDMABAFB1 is shown in
and described in
.
Return to
Figure 20-34. LCDDMABAFB1 Register
31
30
29
28
27
26
25
24
FB1BA
R/W-0x0
23
22
21
20
19
18
17
16
FB1BA
R/W-0x0
15
14
13
12
11
10
9
8
FB1BA
R/W-0x0
7
6
5
4
3
2
1
0
FB1BA
RESERVED
R/W-0x0
R-0x0
Table 20-28. LCDDMABAFB1 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-2
FB1BA
R/W
0x0
Frame buffer 1 base address pointer.
1-0
RESERVED
R
0x0