GPIO Registers
1230
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
General-Purpose Input/Outputs (GPIOs)
GPIOPCTL is shown in
and described in
Return to
Figure 17-26. GPIOPCTL Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
PMC7
PMC6
PMC5
PMC4
PMC3
PMC2
PMC1
PMC0
R/W-X
R/W-X
R/W-X
R/W-X
R/W-X
R/W-X
R/W-X
R/W-X
Table 17-33. GPIOPCTL Register Field Descriptions
Bit
Field
Type
Reset
Description
31-28
PMC7
R/W
X
Port Mux Control 7.
This field controls the configuration for GPIO pin 7.
27-24
PMC6
R/W
X
Port Mux Control 6.
This field controls the configuration for GPIO pin 6.
23-20
PMC5
R/W
X
Port Mux Control 5.
This field controls the configuration for GPIO pin 5.
19-16
PMC4
R/W
X
Port Mux Control 4.
This field controls the configuration for GPIO pin 4.
15-12
PMC3
R/W
X
Port Mux Control 3.
This field controls the configuration for GPIO pin 3.
11-8
PMC2
R/W
X
Port Mux Control 2.
This field controls the configuration for GPIO pin 2.
7-4
PMC1
R/W
X
Port Mux Control 1.
This field controls the configuration for GPIO pin 1.
3-0
PMC0
R/W
X
Port Mux Control 0.
This field controls the configuration for GPIO pin 0.