![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 18](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_1095578018.webp)
18
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Contents
17.5.6
GPIOIM Register (Offset = 0x410) [reset = 0x0]
..........................................................
17.5.7
GPIORIS Register (Offset = 0x414) [reset = 0x0]
........................................................
17.5.8
GPIOMIS Register (Offset = 0x418) [reset = 0x0]
........................................................
17.5.9
GPIOICR Register (Offset = 0x41C) [reset = 0x0]
........................................................
17.5.10
GPIOAFSEL Register (Offset = 0x420) [reset = X]
.....................................................
17.5.11
GPIODR2R Register (Offset = 0x500) [reset = 0xFF]
..................................................
17.5.12
GPIODR4R Register (Offset = 0x504) [reset = 0x0]
....................................................
17.5.13
GPIODR8R Register (Offset = 0x508) [reset = 0x0]
....................................................
17.5.14
GPIOODR Register (Offset = 0x50C) [reset = 0x0]
.....................................................
17.5.15
GPIOPUR Register (Offset = 0x510) [reset = X]
........................................................
17.5.16
GPIOPDR Register (Offset = 0x514) [reset = 0x0]
......................................................
17.5.17
GPIOSLR Register (Offset = 0x518) [reset = 0x0]
......................................................
17.5.18
GPIODEN Register (Offset = 0x51C) [reset = X]
........................................................
17.5.19
GPIOLOCK Register (Offset = 0x520) [reset = 0x1]
....................................................
17.5.20
GPIOCR Register (Offset = 0x524) [reset = X]
..........................................................
17.5.21
GPIOAMSEL Register (Offset = 0x528) [reset = 0x0]
..................................................
17.5.22
GPIOPCTL Register (Offset = 0x52C) [reset = X]
.......................................................
17.5.23
GPIOADCCTL Register (Offset = 0x530) [reset = 0x0]
.................................................
17.5.24
GPIODMACTL Register (Offset = 0x534) [reset = 0x0]
................................................
17.5.25
GPIOSI Register (Offset = 0x538) [reset = 0x0]
.........................................................
17.5.26
GPIODR12R Register (Offset = 0x53C) [reset = 0x0]
..................................................
17.5.27
GPIOWAKEPEN Register (Offset = 0x540) [reset = 0x0]
..............................................
17.5.28
GPIOWAKELVL Register (Offset = 0x544) [reset = 0x0]
...............................................
17.5.29
GPIOWAKESTAT Register (Offset = 0x548) [reset = 0x0]
.............................................
17.5.30
GPIOPP Register (Offset = 0xFC0) [reset = 0x1]
.......................................................
17.5.31
GPIOPC Register (Offset = 0xFC4) [reset = 0x0]
.......................................................
17.5.32
GPIOPeriphID4 Register (Offset = 0xFD0) [reset = 0x0]
...............................................
17.5.33
GPIOPeriphID5 Register (Offset = 0xFD4) [reset = 0x0]
...............................................
17.5.34
GPIOPeriphID6 Register (Offset = 0xFD8) [reset = 0x0]
...............................................
17.5.35
GPIOPeriphID7 Register (Offset = 0xFDC) [reset = 0x0]
..............................................
17.5.36
GPIOPeriphID0 Register (Offset = 0xFE0) [reset = 0x61]
.............................................
17.5.37
GPIOPeriphID1 Register (Offset = 0xFE4) [reset = 0x0]
...............................................
17.5.38
GPIOPeriphID2 Register (Offset = 0xFE8) [reset = 0x18]
.............................................
17.5.39
GPIOPeriphID3 Register (Offset = 0xFEC) [reset = 0x1]
...............................................
17.5.40
GPIOPCellID0 Register (Offset = 0xFF0) [reset = 0xD]
................................................
17.5.41
GPIOPCellID1 Register (Offset = 0xFF4) [reset = 0xF0]
...............................................
17.5.42
GPIOPCellID2 Register (Offset = 0xFF8) [reset = 0x5]
................................................
17.5.43
GPIOPCellID3 Register (Offset = 0xFFC) [reset = 0xB1]
..............................................
18
General-Purpose Timers
..................................................................................................
18.1
Introduction
...............................................................................................................
18.2
Block Diagram
...........................................................................................................
18.3
Functional Description
..................................................................................................
18.3.1
GPTM Reset Conditions
.....................................................................................
18.3.2
Timer Clock Source
...........................................................................................
18.3.3
Timer Modes
...................................................................................................
18.3.4
Wait-for-Trigger Mode
........................................................................................
18.3.5
Synchronizing GP Timer Blocks
.............................................................................
18.3.6
DMA Operation
................................................................................................
18.3.7
ADC Operation
................................................................................................
18.3.8
Accessing Concatenated 16- or 32-Bit GPTM Register Values
.........................................
18.4
Initialization and Configuration
.........................................................................................
18.4.1
One-Shot and Periodic Timer Mode
........................................................................
18.4.2
Real-Time Clock (RTC) Mode
...............................................................................